Part Number Hot Search : 
M5231 FA7703 BC847B OMAP1 B80N06 MC14536 NSSW203T MOLEX
Product Description
Full Text Search
 

To Download MTW45N10E-D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2000 november, 2000 rev. 3 1 publication order number: mtw45n10e/d mtw45n10e preferred device power mosfet 45 amps, 100 volts nchannel to247 this advanced power mosfet is designed to withstand high energy in the avalanche and commutation modes. the new energy efficient design also offers a draintosource diode with a fast recovery time. designed for low voltage, high speed switching applications in power supplies, converters and pwm motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer additional safety margin against unexpected voltage transients. ? avalanche energy specified ? sourcetodrain diode recovery time comparable to a discrete fast recovery diode ? diode is characterized for use in bridge circuits ? i dss and v ds(on) specified at elevated temperature ? isolated mounting hole reduces mounting hardware maximum ratings (t c = 25 c unless otherwise noted) rating symbol value unit drainsource voltage v dss 100 vdc draingate voltage (r gs = 1.0 m w ) v dgr 100 vdc gatesource voltage continuous nonrepetitive (t p 10 ms) v gs v gsm 20 40 vdc vpk drain current continuous drain current continuous @ 100 c drain current single pulse (t p 10 m s) i d i d i dm 45 34.6 135 adc apk total power dissipation derate above 25 c p d 180 1.44 watts w/ c operating and storage temperature range t j , t stg 55 to 150 c single pulse draintosource avalanche energy starting t j = 25 c (v dd = 25 vdc, v gs = 10 vdc, i l = 45 apk, l = 0.8 mh, r g = 25 w ) e as 810 mj thermal resistance junction to case thermal resistance junction to ambient r q jc r q ja 0.70 62.5 c/w maximum lead temperature for soldering purposes, 1/8 from case for 10 seconds t l 260 c device package shipping ordering information mtw45n10e to247 30 units/rail preferred devices are recommended choices for future use and best overall value. ll = location code y = year ww = work week mtw45n10e llyww http://onsemi.com marking diagram & pin assignment d g to247ae case 340k style 1 nchannel s 45 amperes 100 volts r ds(on) = 35 m w 1 2 3 4 1 gate 3 source 4 drain 2 drain
mtw45n10e http://onsemi.com 2 electrical characteristics (t j = 25 c unless otherwise noted) characteristic symbol min typ max unit off characteristics drainsource breakdown voltage (v gs = 0 vdc, i d = 250 m adc) temperature coefficient (positive) v (br)dss 100 116 vdc mv/ c zero gate voltage drain current (v ds = 100 vdc, v gs = 0 vdc) (v ds = 100 vdc, v gs = 0 vdc, t j = 125 c) i dss 10 100 m adc gatebody leakage current (v gs = 20 vdc, v ds = 0) i gss 100 nadc on characteristics (note 1.) gate threshold voltage (v ds = v gs , i d = 250 m adc) temperature coefficient (negative) v gs(th) 2.0 7.0 4.0 vdc mv/ c static drainsource onresistance (v gs = 10 vdc, i d = 22.5 adc) r ds(on) 0.027 0.035 ohm drainsource onvoltage (v gs = 10 vdc) (i d = 45 adc) (i d = 22.5 adc, t j = 125 c) v ds(on) 1.13 2.16 1.53 vdc forward transconductance (v ds = 10 vdc, i d = 22.5 adc) g fs 12 mhos dynamic characteristics input capacitance (v 25 vd v 0 vd c iss 3480 5000 pf output capacitance (v ds = 25 vdc, v gs = 0 vdc, f = 1.0 mhz ) c oss 1240 2000 reverse transfer capacitance f = 1 . 0 mhz) c rss 315 650 switching characteristics (note 2.) turnon delay time t d(on) 25 50 ns rise time (v dd = 50 vdc, i d = 45 adc, v gs =10vdc t r 234 470 turnoff delay time v gs = 10 vdc, r g = 9.1 w ) t d(off) 83 170 fall time r g 9.1 w ) t f 116 240 gate charge (s fi 8) q t 106 220 nc (see figure 8) (v ds = 80 vdc, i d = 45 adc, q 1 26 (v ds 80 vdc , i d 45 adc , v gs = 10 vdc) q 2 54 q 3 44 sourcedrain diode characteristics forward onvoltage (note 1.) (i s = 45 adc, v gs = 0 vdc) (i s = 45 adc, v gs = 0 vdc, t j = 125 c) v sd 1.09 1.04 1.635 vdc reverse recovery time (s fi 14) t rr 166 ns (see figure 14) (i s =45adc v gs = 0 vdc t a 118 (i s = 45 adc, v gs = 0 vdc, di s /dt = 100 a/ m s) t b 48 reverse recovery stored charge di s /dt = 100 a/ m s) q rr 1.1 m c internal package inductance internal drain inductance (measured from the drain lead 0.25 from package to center of die) l d 4.5 nh internal source inductance (measured from the source lead 0.25 from package to source bond pad) l s 7.5 nh 1. pulse test: pulse width 300 m s, duty cycle 2%. 2. switching characteristics are independent of operating junction temperature.
mtw45n10e http://onsemi.com 3 typical electrical characteristics r ds(on) , drain-to-source resistance (normalized) r ds(on) , drain-to-source resistance (ohms) r ds(on) , drain-to-source resistance (ohms) 0 1.5 2.0 3.0 4.0 5.0 0 30 50 70 90 v ds , drain-to-source voltage (volts) figure 1. onregion characteristics i d , drain current (amps) 2.0 3.0 4.0 5.0 7.0 9.0 0 30 50 70 90 i d , drain current (amps) v gs , gate-to-source voltage (volts) figure 2. transfer characteristics 02040608090 0.01 0.03 0.05 02040608090 0.022 0.024 0.028 0.032 i d , drain current (amps) figure 3. onresistance versus drain current and temperature i d , drain current (amps) figure 4. onresistance versus drain current and gate voltage -50 0.4 0.8 1.2 1.6 2.0 0 100 1.0 10 100 1000 10000 t j , junction temperature ( c) figure 5. onresistance variation with temperature v ds , drain-to-source voltage (volts) figure 6. draintosource leakage current versus voltage i dss , leakage (na) -25 0 25 50 75 100 125 150 t j = 25 c v ds 10 v 100 c t j = -55 c t j = 100 c 25 c -55 c t j = 25 c v gs = 0 v v gs = 10 v v gs = 10 v v gs = 10 v v gs = 10 v i d = 22.5 a 7 v 8 v 6 v 5 v 9 v 4 v 80 60 40 10 0.04 0.02 80 60 40 10 0.030 0.026 20 0.5 1.0 2.5 3.5 4.5 2.5 3.5 4.5 6.5 8.0 10 30 50 70 10 30 50 70 20 40 60 80 20 8.5 6.0 7.5 t j = 125 c 100 c 25 c 5.5 15 v 25 c
mtw45n10e http://onsemi.com 4 power mosfet switching switching behavior is most easily modeled and predicted by recognizing that the power mosfet is charge controlled. the lengths of various switching intervals ( d t) are determined by how fast the fet input capacitance can be charged by current from the generator. the published capacitance data is difficult to use for calculating rise and fall because draingate capacitance varies greatly with applied voltage. accordingly, gate charge data is used. in most cases, a satisfactory estimate of average input current (i g(av) ) can be made from a rudimentary analysis of the drive circuit so that t = q/i g(av) during the rise and fall time interval when switching a resistive load, v gs remains virtually constant at a level known as the plateau voltage, v sgp . therefore, rise and fall times may be approximated by the following: t r = q 2 x r g /(v gg v gsp ) t f = q 2 x r g /v gsp where v gg = the gate drive voltage, which varies from zero to v gg r g = the gate drive resistance and q 2 and v gsp are read from the gate charge curve. during the turnon and turnoff delay times, gate current is not constant. the simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an rc network. the equations are: t d(on) = r g c iss in [v gg /(v gg v gsp )] t d(off) = r g c iss in (v gg /v gsp ) the capacitance (c iss ) is read from the capacitance curve at a voltage corresponding to the offstate condition when calculating t d(on) and is read at a voltage corresponding to the onstate when calculating t d(off) . at high switching speeds, parasitic circuit elements complicate the analysis. the inductance of the mosfet source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. the voltage is determined by ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. the mosfet output capacitance also complicates the mathematics. and finally, mosfets have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. the resistive switching time variation versus gate resistance (figure 9) shows how typical switching performance is affected by the parasitic circuit elements. if the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. the circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. power mosfets may be safely operated into an inductive load; however, snubbing reduces switching losses. 10 5 0 5 15 25 gate-to-source or drain-to-source voltage (volts) c, capacitance (pf) figure 7. capacitance variation 10000 8000 6000 4000 2000 0 v gs v ds c iss c oss c rss t j = 25 c v ds = 0 v v gs = 0 v 20 10 c iss c rss
mtw45n10e http://onsemi.com 5 draintosource diode characteristics 0.5 0.62 0.74 0.86 0.98 1.1 0 15 25 35 45 v sd , source-to-drain voltage (volts) figure 8. gatetosource and draintosource voltage versus total charge i s , source current (amps) figure 9. resistive switching time variation versus gate resistance r g , gate resistance (ohms) 1 10 100 1000 100 10 t, time (ns) v dd = 50 v i d = 45 a v gs = 10 v t j = 25 c t r t f t d(off) t d(on) v gs = 0 v t j = 25 c figure 10. diode forward voltage versus current 120 v gs , gate-to-source voltage (volts) 100 80 60 40 20 0 0 10 6 2 0 q t , total charge (nc) v ds , drain-to-source voltage (volts) 12 8 4 20 40 60 80 110 v ds v gs q1 q2 10 30 50 70 90 0.56 0.68 0.80 0.92 1.04 100 10 20 30 40 5 qt q3 i d = 45 a t j = 25 c safe operating area the forward biased safe operating area curves define the maximum simultaneous draintosource voltage and drain current that a transistor can handle safely when it is forward biased. curves are based upon maximum peak junction temperature and a case temperature (t c ) of 25 c. peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in an569, atransient thermal resistancegeneral data and its use.o switching between the offstate and the onstate may traverse any load line provided neither rated peak current (i dm ) nor rated voltage (v dss ) is exceeded and the transition time (t r ,t f ) do not exceed 10 m s. in addition the total power averaged over a complete switching cycle must not exceed (t j(max) t c )/(r q jc ). a power mosfet designated efet can be safely used in switching circuits with unclamped inductive loads. for reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and adjusted for operating conditions differing from those specified. although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. the energy rating decreases nonlinearly with an increase of peak current in avalanche and peak junction temperature. although many efets can withstand the stress of draintosource avalanche at currents up to rated pulsed current (i dm ), the energy rating is specified at rated continuous current (i d ), in accordance with industry custom. the energy rating must be derated for temperature as shown in the accompanying graph (figure 12). maximum energy at currents below rated continuous i d can safely be assumed to equal the values indicated.
mtw45n10e http://onsemi.com 6 safe operating area t j , starting junction temperature ( c) e as , single pulse drain-to-source figure 11. maximum rated forward biased safe operating area 0.1 1.0 100 v ds , drain-to-source voltage (volts) figure 12. maximum avalanche energy versus starting junction temperature 1000 avalanche energy (mj) i d , drain current (amps) r ds(on) limit thermal limit package limit 1.0 0 25 50 75 100 125 10 v gs = 20 v single pulse t c = 25 c 1000 600 400 200 i d = 45 a 800 100 10 150 t, time (s) figure 13. thermal response r(t), normalized effective transient thermal resistance r q jc (t) = r(t) r q jc d curves apply for power pulse train shown read time at t 1 t j(pk) - t c = p (pk) r q jc (t) p (pk) t 1 t 2 duty cycle, d = t 1 /t 2 figure 14. diode reverse recovery waveform di/dt t rr t a t p i s 0.25 i s time i s t b 100 m s 1 ms 10 ms dc 0.2 0.02 0.1 d = 0.5 0.05 1.0e-05 1.0e-04 1.0e-03 1.0e-02 1.0e-01 1.0e+00 1.0e+01 1.0 0.01 0.1 single pulse 0.01 10 m s
mtw45n10e http://onsemi.com 7 package dimensions notes: 1. dimensioning and tolerancing per ansi y14.5m, 1982. 2. controlling dimension: millimeter. style 1: pin 1. gate 2. drain 3. source 4. drain r p a k v f d g u l e 0.25 (0.010) m tb m 0.25 (0.010) m yq s j h c 4 123 t b y q dim min max min max inches millimeters a 19.7 20.3 0.776 0.799 b 15.3 15.9 0.602 0.626 c 4.7 5.3 0.185 0.209 d 1.0 1.4 0.039 0.055 e 1.27 ref 0.050 ref f 2.0 2.4 0.079 0.094 g 5.5 bsc 0.216 bsc h 2.2 2.6 0.087 0.102 j 0.4 0.8 0.016 0.031 k 14.2 14.8 0.559 0.583 l 5.5 nom 0.217 nom p 3.7 4.3 0.146 0.169 q 3.55 3.65 0.140 0.144 r 5.0 nom 0.197 nom u 5.5 bsc 0.217 bsc v 3.0 3.4 0.118 0.134 to247 case 340k01 issue c
mtw45n10e http://onsemi.com 8 on semiconductor and are trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to make changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. atypicalo parameters which may be provided in scill c data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. all operating parameters, including atypicalso must be validated for each customer application by customer's technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body , or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthori zed use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. publication ordering information central/south america: spanish phone : 3033087143 (monfri 8:00am to 5:00pm mst) email : onlitspanish@hibbertco.com tollfree from mexico: dial 018002882872 for access then dial 8662979322 asia/pacific : ldc for on semiconductor asia support phone : 3036752121 (tuefri 9:00am to 1:00pm, hong kong time) toll free from hong kong & singapore: 00180044223781 email : onlitasia@hibbertco.com japan : on semiconductor, japan customer focus center 4321 nishigotanda, shinagawaku, tokyo, japan 1410031 phone : 81357402700 email : r14525@onsemi.com on semiconductor website : http://onsemi.com for additional information, please contact your local sales representative. mtw45n10e/d north america literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 3036752175 or 8003443860 toll free usa/canada fax : 3036752176 or 8003443867 toll free usa/canada email : onlit@hibbertco.com fax response line: 3036752167 or 8003443810 toll free usa/canada n. american technical support : 8002829855 toll free usa/canada europe: ldc for on semiconductor european support german phone : (+1) 3033087140 (monfri 2:30pm to 7:00pm cet) email : onlitgerman@hibbertco.com french phone : (+1) 3033087141 (monfri 2:00pm to 7:00pm cet) email : onlitfrench@hibbertco.com english phone : (+1) 3033087142 (monfri 12:00pm to 5:00pm gmt) email : onlit@hibbertco.com european tollfree access*: 0080044223781 *available from germany, france, italy, uk, ireland


▲Up To Search▲   

 
Price & Availability of MTW45N10E-D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X